

# <hr/> HVIC> M81738FP

1200V HIGH VOLTAGE HALF BRIDGE DRIVER

# DESCRIPTION

M81738FP is 1200V high voltage Power MOSFET and IGBT module driver for half bridge applications.

#### FEATURES

- •Floating supply voltage up to 1200V
- Low quiescent power supply current
- Separate sink and source current output up to ±1A (typ)
- Active Miller effect clamp NMOS with sink current up to 1A (typ)
- Input noise filters (HIN,LIN,FO\_RST,FO)
- Over-current detection and output shutdown
- High side under voltage lockout
- FO pin which can input and output Fault signals to communicate with controllers and synchronize the shut down with other phases
- Active clamp (power supply surege clamp)
- 24pin SSOP-Lead PACKAGE

## APPLICATIONS

Power MOSFET and IGBT gate driver for Inverter or general purpose.





# ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings indicate limitation beyond which destruction of device may occur. All voltage parameters are absolute voltage reference to GND unless otherwise specified.

| Symbol              | Parameter                                  | Test conditions                                 | Raitings                                 | Unit  |
|---------------------|--------------------------------------------|-------------------------------------------------|------------------------------------------|-------|
| VB                  | High side floating supply absolute voltage |                                                 | -0.5~1224                                | V     |
| Vs                  | High side floating supply offset voltage   |                                                 | V <sub>B</sub> −24∼V <sub>B</sub> +0.5   | V     |
| V <sub>BS</sub>     | High side floating supply voltage          | V <sub>BS</sub> =V <sub>B</sub> -V <sub>S</sub> | -0.5~24                                  | V     |
| V <sub>HO</sub>     | High side output voltage                   |                                                 | $V_{\rm S}$ –0.5 $\sim$ $V_{\rm B}$ +0.5 | V     |
| V <sub>CC</sub>     | Low side fixed supply voltage              |                                                 | -0.5~24                                  | V     |
| V <sub>NO</sub>     | Power ground                               |                                                 | $V_{cc}$ -24 $\sim$ $V_{cc}$ +0.5        | V     |
| V <sub>LO</sub>     | Low side output voltage                    |                                                 | $V_{NO}$ -0.5 ~ $V_{CC}$ +0.5            | V     |
| V <sub>IN</sub>     | Logic input voltage                        | HIN, LIN, FO_RST                                | $-0.5 \sim V_{CC} + 0.5$                 | V     |
| V <sub>FO</sub>     | FO input/output voltage                    |                                                 | $-0.5 \sim V_{CC} + 0.5$                 | V     |
| V <sub>CIN</sub>    | CIN input voltage                          |                                                 | -0.5~V <sub>CC</sub> +0.5                | V     |
| dV <sub>S</sub> /dt | Allowable offset voltage slew rate         | V <sub>S</sub> –GND                             | ±50                                      | V/ns  |
| Pd                  | Package power dissipation                  | Ta= 25°C ,On our standard PCB                   | ~1.11                                    | W     |
| Κθ                  | Linear derating factor                     | Ta≧25°C ,On our standard PCB                    | ~11.1                                    | mW/°C |
| Rth(j-a)            | Junction-ambient air thermal resistance    | On our standard PCB                             | ~90                                      | °C/W  |
| Tj                  | Junction temperature                       |                                                 | -40~125                                  | °C    |
| Topr                | Operation temperature                      |                                                 | -40~100                                  | °C    |
| Tstg                | Storage temperature                        |                                                 | -40~150                                  | °C    |
| TL                  | Solder reflow condition                    | Pb-free                                         | 255:10s, max260                          | °C    |

# **RECOMMENDED OPERATING CONDITIONS**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to GND unless otherwise specified.

| Sumbol           | Parameter                                  | Test conditions                                 |                      | Limits             |                    |      |  |
|------------------|--------------------------------------------|-------------------------------------------------|----------------------|--------------------|--------------------|------|--|
| Symbol           | Parameter                                  | Test conditions                                 | Min.                 | Тур.               | Max.               | Unit |  |
| VB               | High side floating supply absolute voltage |                                                 | V <sub>S</sub> +13.5 | V <sub>S</sub> +15 | V <sub>S</sub> +20 | V    |  |
| Vs               | High side floating supply offset voltage   | V <sub>BS</sub> > 13.5V                         | -5                   | -                  | 900                | V    |  |
| V <sub>BS</sub>  | High side floating supply voltage          | V <sub>BS</sub> =V <sub>B</sub> -V <sub>S</sub> | 13.5                 | 15                 | 20                 | V    |  |
| V <sub>HO</sub>  | High side output voltage                   |                                                 | Vs                   | -                  | V <sub>S</sub> +20 | V    |  |
| V <sub>CC</sub>  | Low side fixed supply voltage              |                                                 | 13.5                 | 15                 | 20                 | V    |  |
| V <sub>NO</sub>  | Power ground                               |                                                 | -0.5                 | -                  | 5                  | V    |  |
| V <sub>LO</sub>  | Low side output voltage                    |                                                 | V <sub>NO</sub>      | -                  | V <sub>cc</sub>    | V    |  |
| V <sub>IN</sub>  | Logic input voltage                        | HIN, LIN, FO_RST                                | 0                    | -                  | V <sub>cc</sub>    | V    |  |
| V <sub>FO</sub>  | FO input/output voltage                    |                                                 | 0                    | -                  | V <sub>cc</sub>    | V    |  |
| V <sub>CIN</sub> | CIN input voltage                          |                                                 | 0                    | -                  | 5                  | V    |  |

## THERMAL DERATING FACTOR CHARACTERISTIC



# TYPICAL CONNECTION



Note: If HVIC is working in high noise environment, it is recommended to connect a 1nF ceramic capacitor to FO pin.

# ELECTRICAL CHARACTERISTICS (Ta=25 °C,V<sub>CC</sub>=V<sub>BS</sub>(=V<sub>B</sub>-V<sub>S</sub>)=15V, unless otherwise specified)

| Symbol             | Parameter                                                                 | Test conditions                                             |      | Limits |           | Unit |  |
|--------------------|---------------------------------------------------------------------------|-------------------------------------------------------------|------|--------|-----------|------|--|
| Symbol             | Parameter                                                                 | Test conditions                                             | Min. | Тур.   | Тур. Мах. |      |  |
| I <sub>FS</sub>    | High side leakage current                                                 | V <sub>B</sub> = V <sub>S</sub> = 1200V                     | -    | -      | 10        | μA   |  |
| I <sub>BS</sub>    | V <sub>BS</sub> quiescent supply current                                  | HIN = LIN = 0V                                              | -    | 0.5    | 0.8       | m/   |  |
| I <sub>cc</sub>    | V <sub>CC</sub> quiescent supply current                                  | HIN = LIN = 0V                                              | -    | 1.0    | 1.5       | m/   |  |
| V <sub>он</sub>    | High level output voltage                                                 | I <sub>O</sub> = 0A, HPOUT, LPOUT                           | 14.5 | -      | -         | V    |  |
| V <sub>OL</sub>    | Low level output voltage                                                  | I <sub>O</sub> = 0A, HNOUT1, LNOUT1                         | -    | -      | 0.5       | V    |  |
| V <sub>IH</sub>    | High level input threshold voltage                                        | HIN, LIN, FO_RST                                            | 2.2  | 3.0    | 4.0       | V    |  |
| VIL                | Low level input threshold voltage                                         | HIN, LIN, FO_RST                                            | 0.6  | 1.5    | 2.1       | V    |  |
| I <sub>IH</sub>    | High level input bias current                                             | V <sub>IN</sub> = 5V                                        | 0.6  | 1.0    | 1.4       | m/   |  |
| IIL                | Low level input bias current                                              | V <sub>IN</sub> = 0V                                        | 0.00 | 0.00   | 0.01      | m/   |  |
|                    |                                                                           | HIN on-pulse                                                | 80   | 200    | 500       | ns   |  |
|                    |                                                                           | HIN off-pulse                                               | 80   | 200    | 500       | ns   |  |
| tFiltor            | Input signala filtar time                                                 | LIN on-pulse                                                | 80   | 200    | 500       | ns   |  |
| tFilter            | Input signals filter time                                                 | LIN off-pulse                                               | 80   | 200    | 500       | ns   |  |
|                    |                                                                           | FO_RST on-pulse                                             | 80   | 200    | 500       | ns   |  |
|                    |                                                                           | FO off-pulse                                                | 80   | 200    | 500       | ns   |  |
| V <sub>HNO2</sub>  | High side active Miller clamp NMOS input threshold voltage                | V <sub>IN</sub> = 0V                                        | 2.0  | 3.4    | 5.0       | V    |  |
| V <sub>LNO2</sub>  | Low side active Miller clamp NMOS input threshold voltage                 | V <sub>IN</sub> = 0V                                        | 6.0  | 7.6    | 9.0       | V    |  |
| tV <sub>NO2</sub>  | Active Miller clamp NMOS filter time                                      | V <sub>IN</sub> = 0V                                        | -    | 400    | -         | ns   |  |
| V <sub>OLFO</sub>  | Low level FO output voltage                                               | I <sub>FO</sub> = 1mA                                       | -    | -      | 0.95      | V    |  |
| V <sub>IHFO</sub>  | High level FO input threshold voltage                                     |                                                             | 2.2  | 3.0    | 4.0       | V    |  |
| V <sub>ILFO</sub>  | Low level FO input threshold voltage                                      |                                                             | 0.6  | 1.5    | 2.1       | V    |  |
| V <sub>BSuvr</sub> | V <sub>BS</sub> supply UV reset voltage                                   |                                                             | 10.0 | 10.8   | 11.6      | V    |  |
| V <sub>BSuvt</sub> | V <sub>BS</sub> supply UV trip voltage                                    |                                                             | 10.5 | 11.3   | 12.1      | V    |  |
| V <sub>BSuvh</sub> | V <sub>BS</sub> supply UV hysteresis voltage                              | V <sub>BSuvh</sub> = V <sub>BSuvr</sub> -V <sub>BSuvt</sub> | 0.2  | 0.5    | 0.8       | V    |  |
| tV <sub>BSuv</sub> | V <sub>BS</sub> supply UV filter time                                     |                                                             | 4    | 8      | 16        | μ    |  |
| V <sub>CIN</sub>   | CIN trip voltage                                                          |                                                             | 0.40 | 0.5    | 0.60      | V    |  |
| V <sub>POR</sub>   | POR trip voltage                                                          |                                                             | 4.0  | 5.5    | 7.5       | V    |  |
| I <sub>OH</sub>    | Output high level short circuit pulsed current                            | HPOUT(LPOUT) = 0V, $V_{IN}$ = 5V, PW $\leq 10 \mu s$        | -    | 1      | -         | A    |  |
| I <sub>OL1</sub>   | Output low level short circuit pulsed current                             | HNOUT1(LNOUT1) = 15V, $V_{IN}$ = 0V, PW $\leq$ 10 $\mu$ s   | -    | -1     | -         | A    |  |
| I <sub>OL2</sub>   | Active Miller clamp NMOS output low level<br>short circuit pulsed current | HNOUT2(LNOUT2) = 15V, V_{IN} = 0V, PW $\leq$ 10 $\mu s$     | -    | -1     | -         | А    |  |
| R <sub>OH</sub>    | Output high level on resistance                                           | $I_{O} = 1A, R_{OH} = (V_{OH} - V_{O})/I_{O}$               | -    | 15     | -         | Ω    |  |
| R <sub>OL1</sub>   | Output low level on resistance                                            | $I_{O} = -1A, R_{OL1} = V_{O}/I_{O}$                        | -    | 15     | -         | Ω    |  |
| R <sub>OL2</sub>   | Active Miller clamp NMOS output low level on resistance                   | $I_{O} = -1A$ , $R_{OL2} = V_{O}/I_{O}$                     | -    | 15     | -         | Ω    |  |
| tdLH(HO)           | High side turn-on propagation delay                                       | HPOUT short to HNOUT1 and HNOUT2, CL = 1nF                  | 1.00 | 1.27   | 1.80      | μ    |  |
| tdHL(HO)           | High side turn-off propagation delay                                      | HPOUT short to HNOUT1 and HNOUT2, CL = 1nF                  | 0.90 | 1.21   | 1.80      | μ    |  |
| tdLH(LO)           | Low side turn-on propagation delay                                        | LPOUT short to LNOUT1 and LNOUT2, CL = 1nF                  | 1.00 | 1.39   | 1.90      | μ    |  |
| tdHL(LO)           | Low side turn-off propagation delay                                       | LPOUT short to LNOUT1 and LNOUT2, CL = 1nF                  | 0.90 | 1.19   | 1.70      | μ    |  |
| tr                 | Output turn-on rise time                                                  | CL = 1nF                                                    | 10   | 40     | 80        | n    |  |
| tf                 | Output turn-off fall time                                                 | CL = 1nF                                                    | 10   | 40     | 80        | n    |  |
| ∆tdLH              | Delay matching, high side turn-on and low side turn-off                   | tdLH(HO)-tdHL(LO)                                           | -100 | 80     | 300       | n    |  |
| ∆tdHL              | Delay matching, high side turn-off and low side turn-on                   | tdLH(LO)-tdHL(HO)                                           | -20  | 180    | 400       | n    |  |
| V <sub>clamp</sub> | Active clamp voltage                                                      | $V_{cc} - GND, V_B - V_S$                                   | 24   | _      | _         | V    |  |

Note: Typ. is not specified.

#### FUNCTION TABLE (Q: Keep previous status)

|     |     | =      |     |               | -                           |                          |      |      |                |                                                      |
|-----|-----|--------|-----|---------------|-----------------------------|--------------------------|------|------|----------------|------------------------------------------------------|
| HIN | LIN | FO_RST | CIN | FO<br>(Input) | V <sub>BS</sub> /<br>UV•POR | V <sub>cc</sub> /<br>POR | HOUT | LOUT | FO<br>(Output) | Behavioral status                                    |
| L   | L   | L      | L   | -             | Н                           | Н                        | L    | L    | Н              |                                                      |
| L   | Н   | L      | L   | -             | Н                           | Н                        | L    | Н    | Н              |                                                      |
| Н   | L   | L      | L   | -             | Н                           | Н                        | Н    | L    | Н              |                                                      |
| Н   | Н   | L      | L   | -             | Н                           | Н                        | Q    | Q    | Н              | Interlock active                                     |
| Х   | Н   | Х      | Н   | -             | Х                           | Н                        | L    | L    | L              | CIN tripping when LIN = H                            |
| Х   | L   | Х      | н   | -             | Х                           | н                        | Q    | Q    | н              | CIN not tripping when LIN = L                        |
| Х   | Х   | Х      | Х   | L             | Х                           | Н                        | L    | L    | -              | Output shuts down when FO = L                        |
| Х   | Х   | Х      | Х   | -             | Х                           | L                        | L    | L    | Н              | V <sub>CC</sub> power reset                          |
| Х   | L   | L      | L   | -             | L                           | Н                        | L    | L    | Н              | V <sub>BS</sub> power reset                          |
| Х   | Н   | L      | L   | -             | L                           | Н                        | L    | Н    | Н              | V <sub>BS</sub> power reset is tripping when LIN = H |

Note1 :"L" status of  $V_{BS}/UV$  indicates a high side UV condition; "L" status of  $V_{CC}/POR$  indicates a  $V_{CC}$  power reset condition.

2 : In the case of both input signals (HIN and LIN) are "H", output signals (HOUT and LOUT) keep previous status.

3 : X (HIN) : L $\rightarrow$ H or H  $\rightarrow$  L. Other : H or L.

4 : Output signal (HOUT) is triggered by the edge of input signal.



## FUNCTIONAL DESCRIPTION

## **1. INPUT/OUTPUT TIMING DIAGRAM**



# 2. INPUT INTERLOCK TIMING DIAGRAM

When the input signals (HIN/LIN) are high level at the same time, the outputs (HOUT/LOUT) keep their previous status. But if signals (HIN/LIN) are going to high level simultaneously, HIN signals will get active and cause HOUT to enter "H" status.



- Note1 :The minimum input pulse width at HIN/LIN should be to more than 500ns (because of HIN/LIN input noise filter circuit).
- Note2 :If a high-high status of input signals (HIN/LIN) is ended with only one input signal entering low level and another still being in high level, the output will enter high-low status after the delay match time (not shown in the figure above).
- Note3 :Delay times between input and output signals are not shown in the figure above.

## 3. SHORT CIRCUIT PROTECTION TIMING DIAGRAM

When an over-current is detected by exceeding the threshold at the CIN and LIN is at high level at the same time, the short circuit protection will get active and shutdown the outputs while FO will issue a low level (indicating a fault signal). The fault output latch is reset by a high level signal at FO\_RST pin and then FO will return to high level while the output of the driver will respond to the following active input signal.



Note1 : Delay times between input and output signals are not shown in the figure above.

Note2 : The minimum FO\_RST pulse width should be more than 500ns (because of FO\_RST input filter circuit).

#### 4. FO INPUT TIMING DIAGRAM

When FO is pulled down to low level in case the FO of other phases becomes low level (fault happened) or the MCU/DSP sets FO to low level, the outputs (HOUT, LOUT) of the driver will be shut down. As soon as FO goes high again, the output will respond to the following active input signal.



Note1 :Delay times between input and output signals are not shown in the figure above. Note2 :The minimum FO pulse width should be more than ns (because of FO input filter circuit).

## 5. LOW SIDE $V_{cc}$ SUPPLY POWER RESET SEQUENCE

When the  $V_{CC}$  supply voltage is lower than power reset trip voltage, the power reset gets active and the outputs (LOUT) become "L". As soon as the  $V_{CC}$  supply voltage goes higher than the power reset trip voltage, the outputs will respond to the following active input signals.



Note1 :Delay times between input and output signals are not shown in the figure above.

# 6. HIGH SIDE $V_{BS}$ SUPPLY UNDER VOLTAGE LOCKOUT SEQUENCE

When  $V_{BS}$  supply voltage drops below the  $V_{BS}$  supply UV trip voltage and the duration in this status exceeds the  $V_{BS}$  supply UV filter time, the output of the high side is locked. As soon as the  $V_{BS}$  supply voltage rises above the  $V_{BS}$  supply UV reset voltage, the output will respond to the following active HIN signal.



Note1 :Delay times between input and output signals are not shown in the figure above.

## 7. POWER START-UP SEQUENCE

At power supply start-up the following sequence is recommended when bootstrap supply topology is used.

- (1). Apply V<sub>CC</sub>.
- (2). Make sure that FO is at high level.
- (3). Set LIN to high level and HIN to low level so that bootstrap capacitor could be charged.
- (4). Set LIN to low level.

| VCC  |  |
|------|--|
| FO   |  |
| HIN  |  |
| LIN  |  |
| LOUT |  |

Note : If two power supply are used for supplying  $V_{CC}$  and  $V_{BS}$  individually, it is recommended to set  $V_{CC}$  first and then set  $V_{BS}$ .

# 8. ACTIVE MILLER EFFECT CLAMP NMOS OUTPUT TIMING DIAGRAM

The structure of the output driver stage is shown in following figure. This circuit structure employs a solution for the problem of the Miller current through Cres in IGBT switching applications. Instead of driving the IGBT gate to a negative voltage to increase the safety margin, this circuit structure uses a NMOS to establish a low impedance path to prevent the self-turn-on due to the parasitic Miller capacitor in power switches.



When HIN/LIN is at low level and the voltage of the VOUT (IGBT gate voltage) is below active Miller effect clamp NMOS input threshold voltage, the active Miller effect clamp NMOS is being turned on and opens a low resistive path for the Miller current through Cres.



Active Miller effect clamp NMOS keeps turn-on if  $T_{\rm W}$  does not exceed active Miller clamp NMOS filter time

## INTERNAL DIODE CLAMP CIRCUITS FOR INPUT AND OUTPUT PINS



## ENVIRONMENTAL CONSCIOUSNESS

M81738FP is compliant with the Restriction of the Use of Certain Hazardous Substances in Electrical and Electronic Equipment (RoHS).

# PACKAGE OUTLINE



Publication Date : Dec 2014

# MITSUBISHI ELECTRIC CORPORATION

# Main Revision for this Edition

|     |            | Revision |                                         |  |  |  |
|-----|------------|----------|-----------------------------------------|--|--|--|
| No. | Date       | Pages    | Points                                  |  |  |  |
| А   | 2012.01.10 | -        | New making                              |  |  |  |
| В   | 2014.12.03 | -        | "PRELIMINARY" is deleted.               |  |  |  |
|     |            | 2        | "TL" is added.                          |  |  |  |
|     |            | 10       | "ENVIRONMENTAL CONSCIOUSNESS" is added. |  |  |  |

# Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

# Notes regarding these materials

•These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.

•Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

•All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.MitsubishiElectric.com/).

•When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in

whole or in part these materials.

•If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or re-export contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

•Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.