Providing improved output current limiting, the UDK, UDN, and UDQ2559B, EB, and LB quad power drivers combine AND logic gates and high-current bipolar outputs with complete output protection. Each of the four outputs will sink 700 mA in the on state. The outputs have a minimum breakdown voltage (load dump) of 60 V and a sustaining voltage of 40 V. The inputs are compatible with TTL and 5 V CMOS logic systems.

Over-current protection for each channel has been designed into these devices and is activated at approximately 1 A. It protects each output from short circuits with supply voltages up to 25 V. When an output current trip point is reached, that output stage is driven linearly resulting in a reduced output current level. If an over-current or short-circuit condition continues, the thermal-limiting circuits will first sense the rise in junction temperature and then the rise in chip temperature, further decreasing the output current. Under worst-case conditions, these devices will tolerate short circuits on all outputs, simultaneously.

These devices can be used to drive various loads including incandescent lamps (without warming or limiting resistors) or inductive loads such as relays, solenoids, or dc stepping motors.

The packages offer fused leads for enhanced thermal dissipation. Package B is a 16-pin power DIP with exposed tabs, EB is a 28-lead power PLCC, and LB is a 16-lead power wide-body SOIC for surface-mount applications. The lead (Pb) free versions have 100% matte tin leadframe plating.

#### **FEATURES**

- 700 mA Output Current per Channel
- Independent Over-Current Protection for Each Driver
- Thermal Protection for Device and Each Driver
- Low Output-Saturation Voltage
- Integral Output Flyback Diodes
- TTL and 5 V CMOS Compatible Inputs

#### **UDx2559B**



Dwg. PP-017-1

## **ABSOLUTE MAXIMUM RATINGS**

at  $T_A = 25$ °C

| Output Voltage, V <sub>OUT</sub> 60 V                          |
|----------------------------------------------------------------|
| Over-Current Protected Output Voltage,                         |
| V <sub>OUT</sub>                                               |
| Output Current, I <sub>OUT</sub> 1.0 A*                        |
| Supply Voltage, V <sub>CC</sub> 7.0 V                          |
| Input Voltage, V <sub>IN</sub> or V <sub>EN</sub> <b>7.0 V</b> |
| Package Power Dissipation,                                     |
| P <sub>D</sub> See Graph                                       |
| Operating Temperature Range, T <sub>A</sub>                    |
| Prefix 'UDK'40°C to +125°C                                     |
| Prefix 'UDN'20°C to +85°C                                      |
| Prefix 'UDQ'40°C to +85°C                                      |
| Storage Temperature Range,                                     |
| T <sub>S</sub> 55°C to +150°C                                  |

\*Outputs are peak current limited at approximately 1.0 A per driver. See Circuit Description and Application for further information.



#### **Selection Guide**

| Part Number | Pb-free | Package                  | Ambient Temperature (°C) |  |  |
|-------------|---------|--------------------------|--------------------------|--|--|
| UDN2559B    | _       | 16-pin DIP, exposed tabs |                          |  |  |
| UDN2559B-T  | Yes     | 16-pin DIP, exposed tabs |                          |  |  |
| UDN2559EB   | _       | 28-lead PLCC             | -20 to 85                |  |  |
| UDN2559EB-T | Yes     | 28-lead PLCC             |                          |  |  |
| UDN2559LB   | _       | 16-lead SOIC             |                          |  |  |
| UDN2559LB-T | Yes     | 16-lead SOIC             |                          |  |  |
| UDQ2559B    | _       | 16-pin DIP, exposed tabs |                          |  |  |
| UDQ2559B-T  | Yes     | 16-pin DIP, exposed tabs | -40 to 85                |  |  |
| UDQ2559LB   | _       | 16-lead SOIC             | 10 10 00                 |  |  |
| UDQ2559LB-T | Yes     | 16-lead SOIC             |                          |  |  |
| UDK2559B    | _       | 16-pin DIP, exposed tabs |                          |  |  |
| UDK2559B-T  | Yes     | 16-pin DIP, exposed tabs |                          |  |  |
| UDK2559EB   | _       | 28-lead PLCC             | -40 to 125               |  |  |
| UDK2559EB-T | Yes     | 28-lead PLCC             |                          |  |  |
| UDK2559LB   | _       | 16-lead SOIC             |                          |  |  |
| UDK2559LB-T | Yes     | 16-lead SOIC             |                          |  |  |

# OUT 4 1 16 IN 4 K 2 15 IN 3 GROUND 4 14 ENABLE GROUND 5 12 GROUND OUT 2 6 11 V CC K 7 10 IN 2 OUT 1 8 9 IN 1





#### UDx2559EB





$$\begin{split} P_{D} &= (V_{OUT1} \ x \ I_{OUT1} \ x \ dc) + ... + (V_{OUTn} \ x \ I_{OUTn} \ x \ dc) \\ &+ (V_{CC} \ x \ I_{CC}) = (T_{J} - T_{A})/R_{\theta JA} \end{split}$$



# ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C (prefix 'UDN') or over operating temperature range (prefix 'UDK' or 'UDQ'), $V_{CC}$ = 4.75 V to 5.25 V

|                             |                       |                                                                           | Limits |      |      |       |
|-----------------------------|-----------------------|---------------------------------------------------------------------------|--------|------|------|-------|
| Characteristic              | Symbol                | Test Conditions                                                           | Min.   | Тур. | Max. | Units |
| Output Leakage Current      | I <sub>CEX</sub>      | $V_{OUT} = 50 \text{ V}, V_{IN} = 0.8 \text{ V}, V_{EN} = 2.0 \text{ V}$  | _      | <1.0 | 100  | μΑ    |
|                             |                       | V <sub>OUT</sub> = 50 V, V <sub>IN</sub> = 2.0 V, V <sub>EN</sub> = 0.8 V | _      | <1.0 | 100  | μΑ    |
| Output Sustaining Voltage   | V <sub>OUT(SUS)</sub> | $I_{OUT} = 100 \text{ mA}, V_{IN} = V_{EN} = 0.8 \text{ V}$               | 40     | _    | _    | V     |
| Output Saturation Voltage   | V <sub>OUT(SAT)</sub> | All Devices, I <sub>OUT</sub> = 100 mA                                    | _      | _    | 300  | mV    |
|                             |                       | All Devices, I <sub>OUT</sub> = 400 mA                                    | _      | _    | 500  | mV    |
|                             |                       | 'B' & 'EB' Packages Only, I <sub>OUT</sub> = 600 mA                       |        | _    | 700  | mV    |
| Over-Current Trip           | I <sub>TRIP</sub>     |                                                                           | _      | 1.0  | _    | Α     |
| Input Voltage               | Logic 1               | V <sub>IN(1)</sub> or V <sub>EN(1)</sub>                                  | 2.0    | _    | _    | V     |
|                             | Logic 0               | V <sub>IN(0)</sub> or V <sub>EN(0)</sub>                                  |        | _    | 0.8  | V     |
| Input Current               | Logic 1               | $V_{IN(1)}$ or $V_{EN(1)} = 2.0 \text{ V}$                                | _      | _    | 40   | μΑ    |
|                             | Logic 0               | $V_{IN(0)}$ or $V_{EN(0)} = 0.8 \text{ V}$                                | _      | _    | -10  | μΑ    |
| Total Supply Current        | I <sub>CC</sub>       | All Outputs ON, $V_{IN}^* = V_{EN} = 2.0 \text{ V}$                       |        | _    | 80   | mA    |
|                             |                       | All Outputs OFF                                                           | _      | _    | 5.0  | mA    |
| Clamp Diode Forward Voltage | $V_{F}$               | I <sub>F</sub> = 1.0 A                                                    | _      | _    | 1.7  | V     |
|                             |                       | I <sub>F</sub> = 1.5 A                                                    | _      | _    | 2.1  | V     |
| Clamp Diode Leakage Current | I <sub>R</sub>        | $V_R = 50 \text{ V}, D_1 + D_2 \text{ or } D_3 + D_4$                     |        | _    | 50   | μΑ    |
| Turn-On Delay               | t <sub>PHL</sub>      | I <sub>OUT</sub> = 500 mA                                                 | _      | _    | 20   | μs    |
|                             | t <sub>PLH</sub>      | I <sub>OUT</sub> = 500 mA                                                 | _      | _    | 20   | μs    |
| Thermal Limit               | TJ                    |                                                                           | _      | 165  | _    | °C    |

Typical Data is for design information only.

Negative current is defined as coming out of (sourcing) the specified terminal.

As used here, -100 is defined as greater than +10 (absolute magnitude convention) and the minimum is implicitly zero.

<sup>\*</sup> All inputs simultaneously, all other tests are performed with each input tested separately.

# TYPICAL OUTPUT CHARACTERISTIC



#### TYPICAL OUTPUT BEHAVIOR



#### CIRCUIT DESCRIPTION AND APPLICATION

#### INCANDESCENT LAMP DRIVER

High incandescent lamp turn-ON/in-rush currents can contribute to poor lamp reliability and destroy semiconductor lamp drivers. Warming or current-limiting resistors protect both driver and lamp but use significant power either when the lamp is OFF or when the lamp is ON, respectively. Lamps with steady-state current ratings up to 700 mA can be driven by these devices without the need for warming (parallel) or current-limiting (series) resistors.

When an incandescent lamp is initially turned ON, the cold filament is at minimum resistance and would normally allow a 10x to 12x in-rush current. With these drivers, during turn-ON, the high in-rush current is sensed by the internal low-value sense resistor. Drive current to the output stage is then diverted by the shunting transistor, and the load current is momentarily limited to approximately 1.0 A. During this short transition period, the output current is reduced to a value dependent on supply voltage and filament resistance. During lamp warmup, the filament resistance increases to its maximum value, the output stage goes into saturation and applies maximum rated voltage to the lamp.

#### INDUCTIVE LOAD DRIVER

Bifilar (unipolar) stepper motors, relays, or solenoids can be driven directly. The internal flyback diodes prevent damage to the output transistors by suppressing the high-voltage spikes that occur when turning OFF an inductive load.

For rapid current decay (fast turn-OFF speeds), the use of Zener diodes will raise the flyback voltage and inprove performance. However, the peak voltage must not exceed the specified minimum sustaining voltage ( $V_{SUPPLY} + V_Z + V_F \leq V_{OUT(SUS)}$ ).

#### **FAULT CONDITIONS**

In the event of a shorted load, the load current will attempt to increase. As described above, the drive current to the affected output stage is reduced, causing the output stage to go linear, limiting the peak output current to approximately 1 A. As the power dissipation of that output stage increases, a thermal gradient sensing circuit will become operational, further decreasing the drive current to the affected output stage and reducing the output current to a value dependent on supply voltage and load resistance.

Continuous or multiple overload conditions causing the chip temperature to reach approximately 165°C will result in an additional reduction in output current to maintain a safe level.

If the fault condition is corrected, the output stage will return to its normal saturated condition.



### B Package, 16-pin DIP with internally fused pins 4, 5, 12, and 13 and external thermal tabs

Preliminary dimensions, for reference only
Dimensions in inches
Metric dimensions (mm) in brackets, for reference only
(reference JEDEC MS-001 BB)
Dimensions exclusive of mold flash, gate burrs, and dambar protrusions
Exact case and lead configuration at supplier discretion within limits shown

Terminal #1 mark area





# EB Package, 28-pin PLCC with internally fused pins 5 through 11 and 19 through 25



Preliminary dimensions, for reference only (reference JEDEC MS-018 AB)

Dimensions in inches

Millimeters (mm) in brackets, for reference only

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area

# LB Package, 16-pin SOIC with internally fused pins 4 and 5, and 12 and 13



Copyright ©1995, 2007, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

